

TS08N/NE

# 8-Channel Self Calibration Capacitive Touch Sensor

## **SPECIFICATION V2.2**

| 작성 | 검토 | 팀장 | Marketing | Q A | Approval |
|----|----|----|-----------|-----|----------|
|    |    |    |           |     |          |
|    |    |    |           |     |          |
|    |    |    |           |     |          |

APRIL 2015 ADSemiconductor



## Revision History

| Rev. | Description of change                                                               | Data      | Originator |
|------|-------------------------------------------------------------------------------------|-----------|------------|
| 1.0  | First Creation                                                                      | 06.08.01. | BM KIM     |
| 2.0  | AD Logo Changed Revise the MKS description Add the POD specification - GREATEK site | 12.05.24. | KD PARK    |
| 2.1  | Remove the POD specification - SEMITEQ site Add "Revision History" page             | 12.11.19. | KD PARK    |
| 2.2  | Add the TS08NE Specification Revise the Sensitivity Step and CS implementation      | 15.04.28  | JY SONG    |



## 1 Specification

#### 1.1 General Feature

- 8-Channel capacitive sensor with auto sensitivity calibration
- Selectable output operation (single or multi output mode)
- Low current consumption
- Uniformly adjustable 2 step sensitivity
- Sync function for parallel operation
- Adjustable internal frequency with external resister
- Selectable sense line impedance out of scanning
- Open-drain digital output
- Embedded common and normal noise elimination circuit
- RoHS compliant 24SOP package(TS08N,TS08NE)
- RoHS compliant 32QFN package(TS08N only)

#### 1.2 Application

- Home application
- Membrane switch replacement
- Sealed control panels, keypads
- Door key-lock matrix application
- Touch screen replacement application

### 1.3 Package (24SOP / 32QFN)



\* Drawings not to scale





## 2 Pin Description

## 2.1 24SOP package(TS08N/TS08NE)

| PIN<br>Number | Name     | I/O                                      | Description                                                                            | Protection |
|---------------|----------|------------------------------------------|----------------------------------------------------------------------------------------|------------|
| 1             | CS6      | Analog Input                             | Input CH6 capacitive sensor input                                                      |            |
| 2             | CS7      | Analog Input                             | CH7 capacitive sensor input                                                            | VDD/GND    |
| 3             | CS8      | Analog Input                             | CH8 capacitive sensor input                                                            | VDD/GND    |
| 4             | CDEG     | Analog Input                             | 2 step sensitivity level selection                                                     | VDD/GND    |
| 5             | N.C.     | _                                        | -                                                                                      | _          |
| 6             | VSS      | Ground                                   | Supply ground                                                                          | VDD        |
| 7             | RST      | Digital Input                            | System reset (High reset)                                                              | VDD/GND    |
| 8             | OUT1     | Digital Output                           | CH1 output (Open drain)                                                                | VDD/GND    |
| 9             | OUT2     | Digital Output                           | CH2 output (Open drain)                                                                | VDD/GND    |
| 10            | OUT3     | Digital Output                           | CH3 output (Open drain)                                                                | VDD/GND    |
| 11            | OUT4     | Digital Output                           | CH4 output (Open drain)                                                                | VDD/GND    |
| 12            | OUT5     | Digital Output                           | CH5 output (Open drain)                                                                | VDD/GND    |
| 13            | OUT6     | Digital Output                           | CH6 output (Open drain)                                                                | VDD/GND    |
| 14            | OUT7     | Digital Output                           | CH7 output (Open drain)                                                                | VDD/GND    |
| 15            | OUT8     | Digital Output                           | Digital Output CH8 output (Open drain)                                                 |            |
| 16            | IMP_SEL  | Digital Input                            | Sense line impedance selection (Note 1)                                                | VDD/GND    |
| 17            | SYNC/OPT | Analog<br>Input/Output                   | Output mode selection (Single Output / Multi Output) (Note 2) Sync pulse input /output | VDD/GND    |
| 18            | VDD      | Power                                    | Power (2.5V~5.0V)                                                                      | GND        |
| 19            | CS1      | Analog Input                             | CH1 capacitive sensor input                                                            | VDD/GND    |
| 20            | CS2      | Analog Input CH2 capacitive sensor input |                                                                                        | VDD/GND    |
| 21            | CS3      | Analog Input CH3 capacitive sensor input |                                                                                        | VDD/GND    |
| 22            | CS4      | Analog Input                             | nalog Input CH4 capacitive sensor input                                                |            |
| 23            | R_BIAS   | Analog Input                             | Internal bias adjust input                                                             | VDD/GND    |
| 24            | CS5      | Analog Input                             | CH5 capacitive sensor input                                                            | VDD/GND    |

Note 1: Refer to 6.7 IMP\_SEL (Sense Line Impedance) Implementation

Note 2: Refer to 6.4 SYNC/OPT implementation





## 2.2 32QFN package(TS08N)

| PIN No. | Name     | I/O                     | Description                                                                            | Protection |
|---------|----------|-------------------------|----------------------------------------------------------------------------------------|------------|
| 1       | RBIAS    | Analog Input            | Internal bias adjust input                                                             | VDD/GND    |
| 2       | VSS      | Analog Input            | _                                                                                      | VDD/GND    |
| 3       | CS5      | Analog Input            | CH5 capacitive sensor input                                                            | VDD/GND    |
| 4       | CS6      | Analog Input            | CH6 capacitive sensor input                                                            | VDD/GND    |
| 5       | CS7      | Analog Input            | CH7 capacitive sensor input                                                            | VDD/GND    |
| 6       | CS8      | Analog Input            | CH8 capacitive sensor input                                                            | VDD/GND    |
| 7       | CDEG     | Analog Input            | 2 step sensitivity level selection                                                     | VDD/GND    |
| 8       | N.C.     | _                       | No Connection                                                                          | _          |
| 9       | N.C.     | _                       | No Connection                                                                          | _          |
| 10      | N.C.     | _                       | No Connection                                                                          | _          |
| 11      | N.C.     | _                       | No Connection                                                                          | _          |
| 12      | N.C.     | _                       | No Connection                                                                          | _          |
| 13      | VSS      | Ground                  | Supply ground                                                                          | VDD        |
| 14      | DUMMY    | _                       | No Connection (Note 3)                                                                 | _          |
| 15      | N.C.     | _                       | No Connection                                                                          | _          |
| 16      | RST      | Digital Input           | System reset (High reset)                                                              | VDD/GND    |
| 17      | OUT1     | Digital Output          | CH1 output (Open drain)                                                                | VDD/GND    |
| 18      | OUT2     | Digital Output          | CH2 output (Open drain)                                                                | VDD/GND    |
| 19      | OUT3     | Digital Output          | CH3 output (Open drain)                                                                | VDD/GND    |
| 20      | OUT4     | Digital Output          | CH4 output (Open drain)                                                                | VDD/GND    |
| 21      | N.C.     | _                       | No Connection                                                                          | _          |
| 22      | OUT5     | Digital Output          | CH5 output (Open drain)                                                                | VDD/GND    |
| 23      | OUT6     | Digital Output          | CH6 output (Open drain)                                                                | VDD/GND    |
| 24      | OUT7     | Digital Output          | CH7 output (Open drain)                                                                | VDD/GND    |
| 25      | OUT8     | Digital Output          | CH8 output (Open drain)                                                                | VDD/GND    |
| 26      | IMP_SEL  | Digital Input           | Sense line impedance selection (Note 1)                                                | VDD/GND    |
| 27      | SYNC/OPT | Digital<br>Input/Output | Output mode selection (Single Output / Multi Output) (Note 2) Sync pulse input /output | VDD/GND    |
| 28      | VDD      | Power                   | Power (2.5V~5.0V)                                                                      | GND        |
| 29      | CS1      | Analog Input            | CH1 capacitive sensor input                                                            | VDD/GND    |
| 30      | CS2      | Analog Input            | CH2 capacitive sensor input VDD                                                        |            |
| 31      | CS3      | Analog Input            | CH3 capacitive sensor input VDD/G                                                      |            |
| 32      | CS4      | Analog Input            | CH4 capacitive sensor input                                                            | VDD/GND    |

Note 3: DUMMY pin should be no connection.





## 3 Absolute Maximum Rating

Battery supply voltage Maximum voltage on any pin VDD+0.3 Power Dissipation 800mW Storage Temperature -50 ~ 150°C -20 ~ 75℃ Operating Temperature Junction Temperature 150℃

Note Unless any other command is noted, all above are operated in normal temperature.

## ESD & Latch-up Characteristics

#### 4.1 ESD Characteristics

| Mode  | Polarity    | Max           | Reference          |
|-------|-------------|---------------|--------------------|
|       |             | TS08N : 2000V | VDD to R_BIAS      |
|       |             | TS08NE: 5000V |                    |
|       |             | TS08N : 2000V | VDD, except R_BIAS |
| H.B.M | Pos / Neg   | TS08NE: 8000V | , , –              |
|       | . 55 / 1158 | TS08N : 2000V | VSS                |
|       |             | TS08NE: 8000V | V00                |
|       |             | TS08N : 2000V | P to P             |
|       |             | TS08NE: 8000V | FIOF               |
|       | Pos / Neg   | TS08N : 200V  | 7/00               |
|       |             | TS08NE: 225V  | VDD                |
|       |             | TS08N : 200V  | 1/00               |
| M.M   |             | TS08NE: 225V  | VSS                |
|       |             | TS08N : 200V  | D . D              |
|       |             | TS08NE: 225V  | P to P             |
| C.D.M | Pos / Neg   | TS08N : 500V  |                    |
|       |             | TS08NE: 800V  | DIDECT             |
|       |             | TS08N : 800V  | DIRECT             |
|       |             | TS08NE: 800V  |                    |

## 4.2 Latch-up Characteristics

| Mode               | Polarity | Max                             | Test Step |  |
|--------------------|----------|---------------------------------|-----------|--|
| LToot              | Positive | 200mA                           | 25mA      |  |
| l Test             | Negative | -200mA                          | ZSIIIA    |  |
| V supply over 5.0V | Positive | TS08N : 8.00V<br>TS08NE : 8.25V | 1.0V      |  |





## **Electrical Characteristics**

■  $V_{-DD}$ =3.3V, Rb=510k, (Unless otherwise noted),  $T_{-A-} = 25$  °C

| Characteristics                           | Symbol                | Test Condition                                          | Min                                               | Тур | Max   | Units |    |
|-------------------------------------------|-----------------------|---------------------------------------------------------|---------------------------------------------------|-----|-------|-------|----|
| Operating supply voltage                  | V <sub>-DD-</sub>     |                                                         |                                                   | 2.5 | 3.3   | 5.0   | V  |
|                                           |                       | V <sub>-DD</sub> -= 3.3V R <sub>-B</sub> -=510k         | TS08N                                             | _   | 80    | 130   | μΑ |
| Current consumption                       | I. <sub>DD</sub> .    | V.DD 3.3V 11.B310K                                      | TS08NE                                            |     | 60    | _     |    |
| Garront Gorloumption                      | 1-DD-                 | V <sub>-DD</sub> = 5.0V R <sub>-B</sub> = 510k          | TS08N                                             | _   | 200   | 315   |    |
|                                           |                       | 1.00- 1111                                              | TS08NE                                            |     | 120   | _     |    |
| Output maximum sink current               | I <sub>-OUT-</sub>    | T. <sub>A.</sub> = 25°C                                 |                                                   | _   | _     | 4.0   | mA |
| Sense input<br>capacitance range<br>Note4 | C <sub>-S-</sub>      |                                                         |                                                   | _   | 10    | 100   | pF |
| Sense input resistance range              | R.s.                  |                                                         |                                                   | _   | 200   | 1000  | Ω  |
| Minimum detective                         | 4.0                   | Cs = 10pF, C <sub>-DEG-</sub> Sho                       | 0.2                                               | _   | _     | Г     |    |
| capacitance difference                    | ΔC                    | Cs = 10pF, C <sub>DEG</sub> . Open                      |                                                   | 0.3 | _     | _     | рF |
| Output impedance                          | 7                     | $\Delta C > 0.2pF$ , $Cs = 10p$<br>$C_{-DEG-} = 200pF$  | C > 0.2pF, Cs = 10pF,<br>C <sub>DEG</sub> = 200pF |     | 12    | -     | 0  |
| (open drain)                              | Zo                    | $\Delta C < 0.2 pF$ , $Cs = 10 pF$ , $C_{DEG} = 200 pF$ |                                                   | -   | 30M   | -     | Ω  |
| Self calibration time after               | _                     | $V_{-DD} = 3.3V R_{-B} = 510$                           | $V_{-DD-} = 3.3V R_{-B-} = 510k$                  |     | 100   | _     |    |
| system reset                              | T <sub>-CAL</sub> -   | V <sub>-DD-</sub> = 5.0V R <sub>-B-</sub> = 510k        |                                                   | _   | 80    | _     | ms |
| Recommended bias                          |                       | V <sub>-DD-</sub> = 2.5V                                |                                                   | 100 | 200   | 470   | kΩ |
| resistance range                          | R <sub>-B-</sub>      | V <sub>-DD-</sub> = 3.3V                                |                                                   | 200 | 330   | 680   |    |
| Note5                                     |                       | V <sub>-DD-</sub> = 5.0V                                |                                                   | 300 | 510   | 1000  |    |
| Maximum bias capacitance                  | C <sub>-B_MAX</sub> - |                                                         | _                                                 | 820 | 1000  | рF    |    |
| Recommended sync resistance range         | R <sub>SYNC</sub> -   |                                                         |                                                   | 1   | 2     | 20    | МΩ |
| Sensitivity level selection               | C.                    | High sensitivity                                        |                                                   |     | Short |       |    |
| Deligitivity level selection              | C <sub>-DEG-</sub>    | Normal sensitivity                                      | Normal sensitivity                                |     | Open  |       | pF |

Note 4: The sensitivity can be increased with lower  $C_{\cdot S_{\cdot}}$  value.

The recommended value of C<sub>.S.</sub> is 10pF when using 3T PC(Poly Carbonate) cover and 10 mm x 7 mm touch pattern.

Note 5: The lower  $R_{\cdot B \cdot}$  is recommended in noisy condition.





## 6 TS08N/NE Implementation

#### 6.1 R\_BIAS implementation



The R\_BIAS is connected to the resistor to decide the oscillator and internal bias current. The sensing frequency, internal clock frequency and current consumption are therefore able to be adjusted with  $R_B$ . A voltage ripple on R\_BIAS can make critical internal error, so  $C_B$  is connected to the VDD (not GND) is recommended. (The typical value of  $C_B$  is 820pF and the maximum Value is 1nF.)



Normal operation current consumption curve

The current consumption curve of TS08N is represented in accordance with R<sub>B</sub> value as above. The lower R<sub>B</sub> requires more current consumption but it is recommended in noisy application. For example, refrigerator, air conditioner and so on.





#### 6.2 CS implementation



The parallel capacitor C.S1. is added to CS1 and C.S8. to CS8 to adjust sensitivity. The sensitivity will be increased when smaller value of C.s. is used. (Refer to the below Sensitivity Example Figure) It could be useful in case detail sensitivity mediation is required. The TS08N/NE has two steps sensitivity and it is available to control with CDEG pin. (Refer to 6.3 CDEG implementation chapters) The TS08N/NE has eight independent touch sensor input from CS1 to CS8. The internal touch decision process of each channel is separated from each other. Therefore eight channel touch key board application can be designed by using only one TS08N/NE without coupling problem. The R.S. is serial connection resistor to avoid mal-function from external surge and ESD. (It might be optional.) From 200 $\Omega$  to 1k $\Omega$  is recommended for R<sub>S</sub>. The size and shape of PAD might have influence on the sensitivity. The sensitivity will be optimal when the size of PAD is approximately an half of the first knuckle (it's about 10 mm x 7 mm). The connection line of CS1  $\sim$  CS8 to touch PAD is recommended to be routed as short as possible to prevent from abnormal touch detect caused by connection line.





Sensitivity example figure at High sensitivity

#### 6.3 CDEG implementation



The TS08N/NE has internal threshold levels to detect the capacitance variation for the decision of touching. The one of two step sensitivity is decided by CDEG pin connection. The sensitivity is decided by CDEG pin as below table. The high sensitivity is not recommended in noisy applications.

#### **CDEG Connection vs. sensitivity**

| Sensitivity Level | Normal      | High           |
|-------------------|-------------|----------------|
| CDEG Connection   | Not Connect | Connect to GND |





#### 6.4 SYNC/OPT implementation

#### 6.4.1 Single Connection

This pin will be assigned for the output option selection. It will decide that TS08N/NE is working on single or multi touch detection mode. It should be implemented as below for these.



#### 6.4.2 Multi Connection

Over two TS08N/NE can work on the one application at the same time thanks to SYNC function with this pin. The SYNC pulse prevents over two sensing signal from interfering with each other.  $R_{\text{SYNC}}$  is pull-down resistor of SYNC/OPT pin. Too big value of  $R_{\text{SYNC}}$  makes the SYNC pulse falling delay, and too small value of  $R_{\text{SYNC}}$  makes rising delay. Typical value of  $R_{\text{SYNC}}$  is  $2M\Omega$ .The Sync pin should be implemented as below. The TS08N/NE can also be used with the other TSxx series by employing this SYNC function. The TS08N/NE could only operate on multi output mode in this configuration.







#### 6.5 RESET implementation

TS08N/NE has internal data latches, so initial state of these latches must be reset by external reset pulse before normal operation starts. The reset pulse can be controlled by host MCU directly or other reset device. If not, the circuit should be composed as below figure. The reset pulse must have high pulse duration about a few msec to cover power VDD rising time. The recommended value of  $R_{\text{-RST-}}$  and  $C_{\text{-RST-}}$  are 330K $\Omega$  and 100nF.



Recommended reset circuits 1

The better performance is warranted with below reset circuit. The Q1 is turned on and makes reset pulse when power is on and VDD is raised to operating voltage. After a few msec (duration time is determined by R7, R8, C5), Q1 is turned off and TS08N/NE can be operated with normal sensitivity.



Recommended reset circuits 2





#### 6.6 Output Circuit Implementation



The OUTPUT pins have an open drain structure. For this reason, the connection of pull-up resistor R<sub>OUT</sub> is required between OUTPUT and VDD. The maximum output sink current is 4mA, so over a few  $k\Omega$  must be used as  $R_{OUT}$ . Normally  $10k\Omega$  is used as  $R_{OUT}$ .

The OUTPUT is high in normal situation, and the value is low when a touch is detected on the corresponding CS.



#### 6.7 IMP\_SEL (Sense Line Impedance) Implementation



The sense input impedance might be selected by the IMP\_SEL pin. In case of multi channel touch sensor application, the sense lines could be drawing side by side with very small gap. In this case, the sensitivity could be affected by the neighbor channel during out of scanning. Therefore the connection of IM\_SEL pin is recommended to connect with VDD (low impedance mode). In the other case, the high impedance mode (connection with GND) has an advantage for sensitivity.



" Free from Common Mode Noise

TS08N/NE (8-CH Auto Sensitivity Calibration Capacitive Touch Sensor)

## Recommended Circuit Diagram



TS08N/NE(24SOP) Application Example Circuit

- The VDD periodic voltage ripple over 50mV and the ripple frequency is lower than 10 kHz can cause wrong sensitivity calibration. To prevent above problem, power (VDD, GND) line of TS08N/NE should be separated from other circuit. Especially LED driver power line or digital switching circuit power line certainly should be treated to be separated from that of TS08N/NE.
- When TS08N/NE used in noisy environment, lower R<sub>B</sub> resistor is recommended.
- In PCB layout, RBIAS pattern should not be placed on touch pattern. If not, C.B. has to be connected. The RBIAS pattern should be routed as short as possible.
- The CS patterns also should be routed as short as possible and the width of the line might be about 0.25mm.
- The CS pattern routing should be formed by bottom metal (opposite metal of touch PAD).
- 🖶 The capacitor that is between VDD and GND is an obligation. It should be located as close as possible from TS08N/NE.
- The empty space of PCB must be filled with GND pattern to strengthen GND pattern and to prevent external noise from interfere with sensing frequency.
- The sensitivity can be changed by connection of CDEG. (See 6.3 CDEG implementation chapter)
- The TS08N/NE is reset if RESET pin is high. (See 6.5 Reset implementation chapter)
- The OUT1 ~ OUT8 are open drain output ports. Therefore the pull-up resistor should be needed as above figure.
- The TS08N/NE is working with single output mode if SYNC pin is high and it will be in multi output mode when SYNC pin is low. The resistor (2MΩ) which is connected SYNC pin to GND is required for SYNC operation. (See 6.4 SYNC/OPT implementation)
- Unused CS pins may be connected to GND for stable operation. In that case TS08N/NE operates in fast sensing mode and needs more current.







TS08N(32QFN) Application Example Circuit





#### Example - Power Line Split Strategy PCB Layout

#### A. Not split power Line (Bad power line design)



- The noise that is generated by AC load or relay can be loaded at 5V power line.
- A big inductance might be appeared in case of the connection line between main board and display board is too long, moreover the voltage ripple could be generated by LED (LCD) display driver at VDD (5V).

#### B. Split power Line (One 5V regulator used) – Recommended



#### C. Split power Line (Separated 5V regulator used) – Strongly recommended





## **MECHANICAL DRAWING**

## 8.1 Mechanical Drawing (24 SOP)



| SYMBOLS         | MIN.  | NOM.  | MAX.  | NOTES                                                                               |
|-----------------|-------|-------|-------|-------------------------------------------------------------------------------------|
| Α               | -     | -     | 2.64  | 1. JEDEC OUTLINE : N/A.                                                             |
| A1              | 0.10  | -     | -     | 2. DIMENSIONS "D" DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.MOLD       |
| D               | 15.24 | -     | 15.70 | FLASH, PROTRUSIONS AND GATE BURRS SHALL                                             |
| E               | 7.42  | 7.52  | 7.59  | NOT EXCEED .25mm (.010in) PER SIDE                                                  |
| Н               | 10.29 | 10.46 | 10.64 | 3. DIMENSIONS "E" DOES NOT INCLUDE INTER-<br>LEAD FLASH, OR PROTRUSIONS. INTER-LEAD |
| L               | 0.53  | 0.79  | 1.04  | FLASH AND PROTRUSIONS SHALL NOT                                                     |
| $\theta_{m{o}}$ | 0     | 4     | 8     | EXCEED .25mm (.010in) PER SIDE.                                                     |

UNIT: mm





## 8.2 Mechanical Drawing (32 QFN)







| DIM | MIN  | NOM       | MAX  | NOTES                                                   |
|-----|------|-----------|------|---------------------------------------------------------|
| Α   | 0.80 | 0.85      | 0.90 | 1. ALL DIMENSIONS ARE IN MILLIMETERS.                   |
| A1  | 0.00 |           | 0.05 | ANGLES ARE IN DEGREES.                                  |
| A3  |      | 0.203 REF |      | 2. DIMENSION b APPLIES TO METALLIZED                    |
| b   | 0.18 | 0.23      | 0.30 | TERMINAL AND IS MEASURED BETWEEN 0.25mm AND 0.30mm FROM |
| D   |      | 5.00 BSC  |      | TERMINAL TIP.                                           |
| E   |      | 5.00 BSC  |      | DIMENSION L1 REPRESENTS TERMINAL                        |
| D2  | 3.20 | 3.30      | 3.40 | FULL BACK FROM PACKAGE EDGE UP                          |
| E2  | 3.20 | 3.30      | 3.40 | TO 0.1mm IS ACCEPTABLE.                                 |
| е   |      | 0.50 BSC  |      | 3. COPLANARITY APPLIES TO THE                           |
| L   | 0.35 | 0.40      | 0.45 | EXPOSED HEAT SLUG AS WELL AS THE TERMINAL.              |
| L1  | -    | -         | 0.10 | 4. RADIUS ON TERMINAL IS OPTIONAL.                      |
| Р   |      | 45° BSC   |      |                                                         |
| aaa |      | 0.15      |      |                                                         |
| CCC |      | 0.10      |      |                                                         |



## MARKING DESCRIPTION







NOTES:

## LIFE SUPPORT POLICY

AD SEMICONDUCTOR'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF AD SEMICONDUCTOR CORPORATION

The ADS logo is a registered trademark of ADSemiconductor

© 2006 ADSemiconductor - All Rights Reserved

www.adsemicon.com www.adsemicon.co.kr

